Welcome to Central Library, SUST

Electromigration Modeling at Circuit Layout Level

Tan, Cher Ming.

Electromigration Modeling at Circuit Layout Level [electronic resource] / by Cher Ming Tan, Feifei He. - IX, 103 p. 75 illus., 2 illus. in color. online resource. - SpringerBriefs in Applied Sciences and Technology, 2191-530X . - SpringerBriefs in Applied Sciences and Technology, .

Introduction -- 3D Circuit Model Construction and Simulation -- Comparison of EM Performance in Circuit Structure and Test Structure -- Interconnect EM Reliability Modeling at Circuit Layout Level -- Conclusion.

Integrated circuit (IC) reliability is of increasing concern in present-day IC technology where the interconnect failures significantly increases the failure rate for ICs with decreasing interconnect dimension and increasing number of interconnect levels.  Electromigration (EM) of interconnects has now become the dominant failure mechanism that determines the circuit reliability. This brief addresses the readers to the necessity of 3D real circuit modelling in order to evaluate the EM of interconnect system in ICs, and how they can create such models for their own applications. A 3-dimensional (3D) electro-thermo-structural model as opposed to the conventional current density based 2-dimensional (2D) models is presented at circuit-layout level. .

9789814451215

10.1007/978-981-4451-21-5 doi


Engineering.
Atoms.
Physics.
Electronic circuits.
Quality control.
Reliability.
Industrial safety.
Engineering.
Quality Control, Reliability, Safety and Risk.
Electronic Circuits and Devices.
Atomic, Molecular, Optical and Plasma Physics.

TA169.7 T55-T55.3 TA403.6

658.56